The generator according to claim 7 wherein said first digital word corresponds to a 38 KHz sine wave signal and wherein said second digital word corresponds to a 19 KHz signal.ĩ. The generator according to claim 6, including a decoder having an input coupled to said source of clock pulses and having first and second outputs respectively coupled to said first and second latch circuits, said decoder being responsive to said clock pulses for sequentially respectively applying said first and second digital words to their respective converters via said latches.Ĩ. The generator according to claim 5 including first and second latch circuits respectively coupled between said EPROM and said converters.ħ. The generator according to claim 3, wherein said EPROM provides a first digital word input to said pair of converters and a second digital word input to the converter which provides said pilot signal.Ħ. The generator according to claim 3, wherein the outputs of said pair of converters are respectively coupled as inputs to the normal and inverted inputs of an amplifier and wherein the output of said amplifier is a product of said digital input signal and said difference components.ĥ. The generator according to claim 2, wherein said generator includes an EPROM device connected between said source and said pair of converters for providing said digital word input signal in response to said clock pulses.Ĥ. The generator according to claim 1, wherein said digital synthesis circuit includes a pair of cross-connected digital-to-analog converters wherein each converter of said pair includes a normal output and an inverted output with each normal output being connected to the inverted output of the other converter of said pair and wherein a first one of said pair of converters includes an input for receiving said difference components and the other converter of said pair includes an input for receiving an adjustable reference potential, and wherein each converter of said pair includes a control input for receiving a common digital word input signal.ģ. Means for adding said pilot and suppressed carrier signals and combining the added signals with said sum component.Ģ. Means receptive of said audio signals for providing sum and difference components of said audio signals Ī digital synthesis circuit responsive to said clock pulses and said difference components for providing a modulated double sideband suppressed carrier signal Ī digital-to-analog converter coupled to said circuit and being responsive to said clock pulses for providing a pilot subcarrier signal whose phase is commonly derived with the phase of said double sideband suppressed carrier signal and, Means for applying left and right stereophonic audio signals to said generator An FM stereo generator for providing 19 KHz and 38 KHz signals, said circuit comprising in combination: An address counter, which is driven at the clock rate of the crystal timer, scans the data in the EPROM tables and applies the data as digital input words to the respective digital-to-analog converters.ġ. The EPROM includes sine wave tables for both the 19 KHz and the 38 KHz signals. The combined outputs of the connected converters provide four-quadrant multiplication and carrier suppression.
The 38 KHz circuit utilizes differentially cross-connected D/A converters each of which provide two-quadrant multiplication in response to a digital input word address derived from the EPROM. A master timing address chain is used to address memory sine tables stored in an EPROM. The 19 KHz and 38 KHz signals are added without filtering which would otherwise adversely affect phasing precision. The 19 KHz pilot subcarrier signal is generated by a digital-to-analog converter that is clocked by a crystal timer which is common to both signals thereby to lock the phase of the pilot signal to the 38 KHz signal. The difference component is applied as an input to a double sideband suppressed carrier digital-to-analog converter which is responsive to the synthesis circuit to provide the 38 KHZ carrier signal. The left and right stereophonic audio signals are applied to operational amplifiers to provide sum and difference audio components. The 38 KHz double sideband suppressed carrier signal is generated in a digital synthesis circuit to provide a stable 38 KHz carrier signal.
The phase of the generated 19 KHz pilot subcarrier signal is fixed relative to the 38 KHz carrier signal. An FM stereo generator for use as a modulator or in a test instrument or the like to provide the conventional 19 KHz and 38 KHz signals.